

# AN4073 Application note

# How to improve ADC accuracy when using STM32F2xx, STM32F40x and STM32F41x microcontrollers

#### Introduction

The purpose of this application note is to show how to improve the accuracy of A/D conversions for applications using the STM32F20x / STM32F21x (revZ, revY, revX) and STM32F40x/STM32F41x (revZ) microcontrollers.

It also explains the firmware methodology, which can be applied to reduce the ADC error. A reference application is shown with implementation of firmware filtering techniques (using averaging algorithms) to minimize the ADC errors.

The document also gives some general tips on writing firmware for better ADC accuracy.

Please note that the data provided with this application note is for reference only, measured in a lab under typical conditions (unless specified otherwise) and not tested in production.

*Table 1* lists the microcontrollers concerned by this application note.

Table 1. Applicable products

| Туре             | Applicable products                                                                      |
|------------------|------------------------------------------------------------------------------------------|
| Microcontrollers | STM32F20x / STM32F21x (revZ, revY, revX) and STM32F40x/STM32F41x (revZ) microcontrollers |

August 2012 Doc ID 022945 Rev 3 1/19

Contents AN4073

## **Contents**

| 1      | Ovei      | view of     | f parameters impacting the ADC accuracy                 | 3  |
|--------|-----------|-------------|---------------------------------------------------------|----|
| 2      | Firm      | ware te     | echniques for improving the conversion accuracy         | 4  |
|        | 2.1       | Averag      | ging                                                    | 4  |
|        |           | 2.1.1       | Averaging of N ADC samples                              |    |
|        |           | 2.1.2       | Averaging of N-X ADC samples                            | 6  |
|        | 2.2       | Additio     | onal recommendation                                     |    |
| 3      | Prac      | tical me    | easurements                                             |    |
|        | 3.1       | Measu       | urement conditions                                      |    |
|        |           | 3.1.1       | Hardware setup                                          |    |
|        |           | 3.1.2       | Firmware setup                                          |    |
|        | 3.2       | Result      | ts                                                      |    |
|        |           | 3.2.1       | ADC measurements when ART is ON                         |    |
|        |           | 3.2.2       | ADC measurements when ART is OFF                        |    |
|        |           | 3.2.3       | ADC measurements when (Data+Instruction) cache ON + pre |    |
|        | 3.3       | Timino      | g considerations                                        |    |
|        |           | _           |                                                         |    |
|        | 3.4       | Concil      | usion                                                   | 14 |
| Apper  | ndix A    | Averagii    | ng of N ADC samples: source code                        | 15 |
| Apper  | ndix B    | Averagii    | ng of N-X ADC samples: source code                      | 16 |
| Povici | ion histo | <b>Ľ</b> \/ |                                                         | 19 |

## 1 Overview of parameters impacting the ADC accuracy

The accuracy of an analog to digital conversion has an impact on the overall system quality and efficiency. To improve the accuracy, you need to understand the errors associated with the ADC and the parameters affecting them.

The ADC, itself, cannot ensure the accuracy of results. It depends on your overall system design. For this reason, you need to do some careful preparation before starting your development.

Many parameters impact the ADC accuracy, depending on the application. Some of these factors are: PCB layout, voltage source, I/O switching and analog source impedance. For more details about ADC errors, please refer to AN2834: *How to get the best ADC accuracy in STM32F10xxx devices* and to AN3137: *A/D converter on STM8L devices* application notes.

# 2 Firmware techniques for improving the conversion accuracy

### 2.1 Averaging

Averaging is a simple technique where you sample an analog input several times and take the average of the results. This technique is helpful to eliminate the effect of noise on the analog input or a wrong conversion.

#### 2.1.1 Averaging of N ADC samples

When this method is used, it is better to collect the samples in multiples of 2 (N should be a multiple of 2). This makes it more efficient to compute the average because you can do the division by right-shifting the sum of the converted values. This saves CPU time and code memory needed to execute a division algorithm (in Cortex-Mx, this takes 1 CPU cycle).



Figure 1. Graphical representation of averaging technique

This averaging technique is used to measure the voltage on one analog input pin. A total of N conversions is considered and the average is calculated. This is done in a loop in the firmware.

4/19 Doc ID 022945 Rev 3



Figure 2. Averaging of N sample algorithm

Total conversion time = (number of samples \* ADC conversion time) + computation time.

Computation time = time taken to read the results, add them together and calculate the average by dividing the total by the number of samples.

There is a trade-off between the total conversion time and the number of samples used to average, depending on the analog signal variations and the time available for computation.

Note: Refer to Appendix A for more details about the code source used.

### 2.1.2 Averaging of N-X ADC samples

This method is based on taking N ADC samples, sorting them from the highest to the lowest value (or the reverse) and deleting the dispersed X samples.

It is recommended to choose N and X as multiples of 2.

This averaging method is more efficient than the previous one, as it deletes the most dispersed values which could impact the average, and it gives a good trade-off between the execution time and the conversion accuracy.



Figure 3. Averaging of N-X ADC sample algorithm

Total conversion time = (number of samples \* ADC conversion time) + computation time.

Computation time = time taken to read the results, sort the N ADC samples, delete the X most dispersed samples, add the rest of the ADC samples together and calculate the average by dividing the total by N-X.

Note: Refer to Appendix B for more details about the code source used.

#### 2.2 Additional recommendation

ADC conversion results are the ratio of the input voltage to the reference voltage. If there is noise in the reference voltage, then the results may not be accurate. Both hardware and firmware design are responsible for reducing the noise.

The execution of code generates some non-negligible noise on the internal power supply network of the microcontroller. To filter this noise, the  $V_{DDA}$  (or  $V_{REF}$ ) and VSSA analog supply pins are available on the microcontroller package; you can connect a capacitor filter to these power supply pins to filter a high frequency noise.

Here are some general firmware design tips for reducing system noise in order to achieve a better ADC conversion accuracy:

- 1. Avoid starting transmission on any communication peripheral just before starting the ADC conversion. The toggling of the I/Os may create some noise in the supply voltage.
- 2. Avoid toggling high-sink I/Os which cause noise ripples in the power supply.
- 3. Avoid toggling digital outputs on the same I/O port as the A/D input is being converted. This can introduce switching noise into the analog inputs.
- 4. It is recommended to configure the STM32F2/F4 ART with data cache + Instruction cache enable and to disable the prefetch. This will avoid extra CPU accesses to the Flash memory causing an additional noise which can significantly decrease the ADC accuracy in some applications.



AN4073 Practical measurements

#### 3 Practical measurements

This section gives some ADC accuracy measurements, putting the previously described methods into practice.

#### 3.1 Measurement conditions

#### 3.1.1 Hardware setup

- STM32F407ZGT6 soldered on a test board (with only a minimum number of other hardware components)
- Ambient temperature: 25°C
- ullet 3 power supplies are applied to the MCU:  $V_{DD}/V_{SS}$ ,  $V_{DDA}/V_{SSA}$ ,  $V_{REF+}/V_{REF-}$
- Power supply range: V<sub>DD</sub>=V<sub>DDA</sub>=V<sub>REF+</sub> = 3.3 V, f<sub>ADC</sub> = 36 MHz
- Clock source: external clock (8 MHz) provided by a generator, PLL is enabled, f<sub>CPU</sub> = 144 MHz
- Three fixed analog input voltages are tested: 0.3 V, 1.65 V and 3V

#### 3.1.2 Firmware setup

- ADC channel 2 is used in single conversion mode
- The sampling time is fixed to 3 ADC clock cycles
- 50000 acquisitions were taken for each fixed analog input voltage
- Five firmware methods were used to examine the ADC converted data:
  - Raw data (without averaging)
  - Averaging of 4 ADC samples
  - Averaging of 6 ADC samples
  - Averaging of 8 ADC samples
  - Averaging of 8 ADC samples and deleting the 4 most dispersed samples

Note:

All tests were done with  $f_{ADC}$  = 36 MHz, sampling time = 3 ADC cycles and ADC resolution = 12 bits in order to achieve the fastest ADC conversion (2.4 Msps).

#### 3.2 Results

These measurements have been done based on a characterization of the ADC and are confirmed by further investigations (about 100 tests), where many parameters were evaluated to analyze the impact of each one.

The following measurements were considered while evaluating the impact of three different ART configurations on the ADC accuracy:

- ART ON: (data cache + instruction cache + prefetch) ON
- ART OFF: (data cache + instruction cache + prefetch) OFF
- (Data cache + instruction cache) ON + prefetch OFF

**Practical measurements** AN4073

#### 3.2.1 **ADC** measurements when ART is ON

The following table and graph show the ADC code distribution when ART is ON.

Table 2. Distribution of ADC codes when ART is ON (units in LSB)

|                 | Raw                      | data                      | Averagi                  | ing by 4                  | Averagi                  | ing by 6                  | Averagi                  | ing by 8                  | Averagi<br>dele          | ng by 8<br>ete 4          |
|-----------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|
| V <sub>IN</sub> | Dis-<br>persion<br>(LSB) | Sample<br>over<br>+-5 LSB |
| 0.3 V           | 19                       | 6.37 %                    | 10                       | 0 %                       | 9                        | 0 %                       | 7                        | 0 %                       | 8                        | 0 %                       |
| 1.65 V          | 21                       | 7.90 %                    | 13                       | 0.05 %                    | 10                       | 0 %                       | 10                       | 0 %                       | 9                        | 0 %                       |
| 3 V             | 21                       | 21.53 %                   | 15                       | 0.38 %                    | 13                       | 0.13 %                    | 12                       | 0.006 %                   | 12                       | 0.04 %                    |

<sup>1.</sup> Worst case found in a total of more than 100 tests





#### 3.2.2 **ADC** measurements when ART is OFF

The following table and graph show the ADC code distribution when ART is OFF.

AN4073 Practical measurements

Table 3. Distribution of ADC codes when ART is OFF (units in LSB)

|                 | Raw                      | data                      | Averagi                  | ng by 4                   | Averagi                  | ing by 6                  | Averagi                  | ing by 8                  | Averagi<br>dele          | • •                       |
|-----------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|
| V <sub>IN</sub> | Dis-<br>persion<br>(LSB) | Sample<br>over<br>+-5 LSB |
| 0.3 V           | 18                       | 4.07 %                    | 11                       | 0.004                     | 9                        | 0 %                       | 7                        | 0 %                       | 8                        | 0 %                       |
| 1.65 V          | 20                       | 5.99 %                    | 11                       | 0.01 %                    | 11                       | 0.002 %                   | 10                       | 0 %                       | 9                        | 0 %                       |
| 3 V             | 24                       | 16.28 %<br>(1)            | 18                       | 6.92 %                    | 13                       | 0.044 %                   | 11                       | 0.008 %                   | 12                       | 0.028 %                   |

<sup>1.</sup> Worst case found in a total of more than 100 tests





Practical measurements AN4073

### 3.2.3 ADC measurements when (Data+Instruction) cache ON + prefetch OFF

The following table and graph show the ADC code distribution when the (Data+Instruction) cache is ON and prefetch is OFF.

Table 4. Distribution of ADC codes when (Data+Instruction) cache ON + prefetch OFF (units in LSB)

|                 | Raw data                 |                           | Averagi                  | ng by 4                   | Averagi                  | ing by 6                  | Averagi                  | ing by 8                  | Averagi<br>dele          | ng by 8<br>ete 4          |
|-----------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|
| V <sub>IN</sub> | Dis-<br>persion<br>(LSB) | Sample<br>over<br>+-5 LSB |
| 0.3 V           | 16                       | 0.06 %                    | 7                        | 0 %                       | 5                        | 0 %                       | 4                        | 0 %                       | 4                        | 0 %                       |
| 1.65 V          | 18                       | 0.064 %                   | 8                        | 0 %                       | 6                        | 0 %                       | 5                        | 0 %                       | 4                        | 0 %                       |
| 3 V             | 17                       | 0.068 %                   | 8                        | 0 %                       | 6                        | 0 %                       | 4                        | 0 %                       | 4                        | 0 %                       |



AN4073 Practical measurements



Figure 7. Distribution of ADC codes when (D+I) cache ON + prefetch OFF  $V_{IN} = 1.65 \text{ V}$ 





## 3.3 Timing considerations

The following table gives an idea of the execution time of each averaging algorithm in terms of CPU cycles.

Note:

These timing measurements are considered based on the optimum ART configuration: (Data+Instruction) cache ON, Prefetch OFF, which results in the best ADC noise immunity. In other ART configurations, these measurements could result in a difference of a few cycles.

Practical measurements AN4073

| Table 5. Time needed to compute averaging |
|-------------------------------------------|
|-------------------------------------------|

| Computation time          | Averaging by 4 <sup>(1)</sup> | Averaging by 6 <sup>(1)</sup> | Averaging by 8 <sup>(1)</sup> | Averaging by 8, delete 4 <sup>(2)</sup> |
|---------------------------|-------------------------------|-------------------------------|-------------------------------|-----------------------------------------|
| CPU cycles <sup>(3)</sup> | 18                            | 26                            | 36                            | 517                                     |

- 1. Computation = time taken to add the N samples and divide them by N.
- 2. Computation = time taken to sort the 8 ADC samples, delete the 4 dispersed ones, add the other 4 samples and divide them by 4. This result depends on the sorting algorithm (in this case, the sorting algorithm is based on successive permutation, which is not optimized for speed).
- 3. CPU frequency is 144 MHz, as described in Section 3.1.1.

Note: Please note that the time required to get N samples =  $N * (t_{SAMPLING} + t_{CONVERSION})$ 

#### 3.4 Conclusion

In conclusion, to obtain the most accurate conversion results when using the STM32F2/F4 ADC, care must be taken to configure the ART Flash memory accelerator accordingly. This configuration must be (Data+Instruction) ON and prefetch OFF to achieve the best accuracy by limiting the internal noise generated by the Flash.

This application note shows how you can choose the best trade-off between A/D conversion accuracy and the required A/D conversion speed.

For example, the measurements given above demonstrate that, with a 12-bit ADC resolution, +- 5 LSB can be achieved using an averaging by 4 algorithm (0.6 Msps) when the ART Flash memory accelerator is configured with (Data+Instruction) ON and prefetch OFF.

## Appendix A Averaging of N ADC samples: source code

```
* @brief Get the average of N ADC samples
  \star @param Numbre of ADC samples to be averaged
  * @retval The average value
uint16_t ADC_GetSampleAvgN(uint8_t N)
 uint32_t avg_sample =0x00;
  uint16_t adc_sample[8]={0,0,0,0,0,0,0,0,0};
 uint8_t index=0x00;
  /* Get the N ADC samples */
  for (index=0x00; index<N; index++)</pre>
      /* ADC start conv */
  ADC_SoftwareStartConv(ADC1);
    /* Wait end of conversion */
   while(ADC_GetFlagStatus(ADC1,ADC_FLAG_EOC) == RESET);
    /* Store ADC samples*/
    adc_sample[index] = ADC_GetConversionValue(ADC1);
  /* Add the N ADC samples */
  for (index=0; index<N; index++)</pre>
  avg_sample += adc_sample[index];
  /* Compute the average of N ADC samples */
  avg_sample /= N;
    /* Return average value*/
  return avg_sample;
```

## Appendix B Averaging of N-X ADC samples: source code

```
* @brief Get the average of N-X ADC samples
  \star @param Numbre of ADC samples to be averaged
  * @param Numbre of ADC samples to be averaged
  * @retval The average value
  * /
uint16_t ADC_GetSampleAvgNDeleteX(uint8_t N , uint8_t X)
 uint32_t avg_sample =0x00;
 uint16_t adc_sample[8]={0,0,0,0,0,0,0,0,0};
  uint8_t index=0x00;
  for (index=0x00; index<N; index++)
      /* ADC start conv */
  ADC_SoftwareStartConv(ADC1);
    /* Wait end of conversion */
    while(ADC_GetFlagStatus(ADC1,ADC_FLAG_EOC) == RESET);
    /* Store ADC samples */
    adc_sample[index] = ADC_GetConversionValue(ADC1);
  }
  /* Sort the N-X ADC samples */
   Sort_tab(adc_sample,N);
  /* Add the N ADC samples */
    for (index=X/2; index<N-X/2; index++)
  avg_sample += adc_sample[index];
  /* Compute the average of N-X ADC sample */
  avg_sample /= N-X;
    /* Return average value */
  return avg_sample;
}
```

16/19 Doc ID 022945 Rev 3

```
/**
 * @brief Sort the N ADC samples
  * @param ADC samples to be sorted
  * @param Numbre of ADC samples to be sorted
  * @retval None
  */
void Sort_tab(uint16_t tab[], uint8_t lenght)
  uint8_t l=0x00, exchange =0x01;
  uint16_t tmp=0x00;
 /* Sort tab */
    while(exchange==1)
    exchange=0;
    for(l=0; l<lenght-1; l++)
      if(tab[1] > tab[1+1])
      tmp = tab[1];
      tab[1] = tab[1+1];
      tab[1+1] = tmp;
      exchange=1;
    }
    }
```

5/

Revision history AN4073

## **Revision history**

Table 6. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19-Mar-2012 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                |
| 21-Mar-2012 | 2        | Inserted missing text on page 9.                                                                                                                                                                                                                                                                                                                                                |
| 10-Aug-2012 | 3        | Replaced "STM32F20x, STM32F21x, STM32F40x and STM32F41x microcontrollers" by: "STM32F20x / STM32F21x (revZ, revY, revX) and STM32F40x/STM32F41x (revZ) microcontrollers" in the Introduction.  Added Appendix A: Averaging of N ADC samples: source code and Appendix B: Averaging of N-X ADC samples: source code, and corresponding notes in Section 2.1.1 and Section 2.1.2. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

